## FEATURES

+5 V to $\pm 15 \mathrm{~V}$ operation<br>Unipolar or bipolar operation<br>True voltage output<br>Double-buffered inputs<br>Reset to minimum (DAC8413) or center scale (DAC8412)<br>Fast bus access time<br>Readback

## APPLICATIONS

Automatic test equipment
Digitally controlled calibration
Servo controls
Process control equipment

## GENERAL DESCRIPTION

The DAC8412/DAC8413 are quad, 12-bit voltage output DACs with readback capability. Built using a complementary BiCMOS process, these monolithic DACs offer the user very high package density.

Output voltage swing is set by the two reference inputs $V_{\text {reff }}$ and $V_{\text {refl }}$. By setting the $\mathrm{V}_{\text {refl }}$ input to 0 V and $\mathrm{V}_{\text {reff }}$ to a positive voltage, the DAC provides a unipolar positive output range. A similar configuration with $\mathrm{V}_{\text {REFH }}$ at 0 V and $\mathrm{V}_{\text {ReFl }}$ at a negative voltage provides a unipolar negative output range. Bipolar outputs are configured by connecting both $\mathrm{V}_{\text {REFH }}$ and $\mathrm{V}_{\text {Refl }}$ to nonzero voltages. This method of setting output voltage range has advantages over other bipolar offsetting methods because it is not dependent on internal and external resistors with different temperature coefficients.

Digital controls allow the user to load or read back data from any DAC, load any DAC, and transfer data to all DACs at one time.
An active low $\overline{\text { RESET }}$ loads all DAC output registers to midscale for the DAC8412 and zero scale for the DAC8413.

The DAC8412/DAC8413 are available in 28-lead plastic DIP, 28-lead ceramic DIP, 28-lead PLCC, and 28-lead LCC packages.

## Rev. $E$

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

## DAC8412/DAC8413

## TABLE OF CONTENTS

Features1
Applications .....  1
Functional Block Diagram .....  1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Electrical Characteristics ..... 3
Absolute Maximum Ratings ..... 7
Thermal Resistance ..... 7
ESD Caution ..... 7
Pin Configuration and Function Descriptions ..... 8
Typical Performance Characteristics ..... 9
Theory of Operation ..... 14
REVISION HISTORY
6/07—Rev. D to Rev. E
$\qquad$Universal
Added CERDIP Package Universal
Changes to Specifications Section ..... 3
Changes to Absolute Maximum Ratings Section ..... 7
Updated Outline Dimensions ..... 18
Changes to Ordering Guide ..... 20

3/00—Rev. C to Rev. D
Introduction14
DACe ..... 14
Glitch ..... 14
Reference Inputs ..... 14
Digital I/O ..... 14
Coding14
$\overline{\text { RESET }}$ ..... 15
Supplies ..... 15
Amplifiers ..... 15
Reference Configurations. ..... 16
Single +5 V Supply Operation ..... 17
Outline Dimensions ..... 18
Ordering Guide ..... 20

## SPECIFICATIONS

## ELECTRICAL CHARACTERISTICS

$\mathrm{V}_{\text {DD }}=+15.0 \mathrm{~V}, \mathrm{~V}_{\text {SS }}=-15.0 \mathrm{~V}, \mathrm{~V}_{\text {LOGIC }}=+5.0 \mathrm{~V}, \mathrm{~V}_{\text {REFH }}=+10.0 \mathrm{~V}, \mathrm{~V}_{\text {REFL }}=-10.0 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$, unless otherwise noted. ${ }^{1}$
Table 1.

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ACCURACY <br> Integral Nonlinearity Error <br> Differential Nonlinearity Error Min-Scale Error Full-Scale Error Min-Scale Temperature Coefficient Full-Scale Temperature Coefficient Linearity Matching | INL <br> DNL <br> $\mathrm{V}_{\text {ZSE }}$ <br> $V_{\text {FSE }}$ <br> TCV ${ }_{\text {ZSE }}$ <br> TCV FsE | E grade <br> F grade <br> Monotonic over temperature $\begin{aligned} & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \\ & \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega \end{aligned}$ <br> Adjacent DAC Matching | -1 | $\begin{aligned} & \pm 0.25 \\ & \\ & \\ & \\ & 15 \\ & 20 \\ & \pm 1 \end{aligned}$ | $\begin{aligned} & \pm 0.5 \\ & \pm 1 \\ & \pm 2 \\ & \pm 2 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \\ & \text { LSB } \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \mathrm{ppm} /{ }^{\circ} \mathrm{C} \\ & \mathrm{LSB} \end{aligned}$ |
| REFERENCE <br> Positive Reference Input Voltage Range ${ }^{2}$ Negative Reference Input Voltage Range ${ }^{2}$ Reference High Input Current Reference Low Input Current Large Signal Bandwidth | IRef <br> I RefL <br> BW | $-3 \mathrm{~dB}, \mathrm{~V}_{\text {REFH }}=0 \mathrm{~V}$ to 10 V p-p | $\begin{aligned} & \mathrm{V}_{\text {RELL }}+2.5 \\ & -10 \\ & -2.75 \\ & 0 \end{aligned}$ | $\begin{aligned} & +1.5 \\ & 2 \\ & 160 \end{aligned}$ | $\begin{aligned} & \mathrm{V}_{\mathrm{DD}}-2.5 \\ & \mathrm{~V}_{\text {REFH }}-2.5 \\ & +2.75 \\ & 2.75 \end{aligned}$ | V <br> V <br> mA <br> mA <br> kHz |
| AMPLIFIER CHARACTERISTICS <br> Output Current <br> Settling Time <br> Slew Rate <br> Analog Crosstalk | $\begin{aligned} & \text { lout } \\ & \mathrm{t}_{\mathrm{s}} \\ & \mathrm{SR} \end{aligned}$ | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ <br> To $0.01 \%, 10 \mathrm{~V}$ step, $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ 10\% to 90\% | -5 | $\begin{aligned} & 10 \\ & 2.2 \\ & 72 \end{aligned}$ | +5 | mA <br> $\mu \mathrm{s}$ <br> $\mathrm{V} / \mathrm{\mu s}$ <br> dB |
| LOGIC CHARACTERISTICS <br> Logic Input High Voltage Logic Input Low Voltage Logic Output High Voltage Logic Output Low Voltage Logic Input Current Input Capacitance Digital Feedthrough ${ }^{3}$ | $\mathrm{V}_{\text {Inh }}$ <br> $V_{\text {INL }}$ <br> $\mathrm{V}_{\mathrm{OH}}$ <br> Vol <br> In <br> $\mathrm{Cl}_{\mathrm{IN}}$ | $\begin{aligned} & \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C} \\ & \mathrm{I}_{\mathrm{OH}}=0.4 \mathrm{~mA} \\ & \mathrm{IOL}^{2}=-1.6 \mathrm{~mA} \\ & \mathrm{~V}_{\text {REFH }}=2.5 \mathrm{~V}, \mathrm{~V}_{\text {REFL }}=0 \mathrm{~V} \end{aligned}$ | $\begin{aligned} & 2.4 \\ & 2.4 \end{aligned}$ | $\begin{aligned} & 8 \\ & 5 \end{aligned}$ | $\begin{aligned} & 0.8 \\ & 0.4 \\ & 1 \end{aligned}$ | V <br> V <br> V <br> V <br> $\mu \mathrm{A}$ <br> pF <br> nV-sec |
| LOGIC TIMING CHARACTERISTICS ${ }^{3,4}$ <br> Chip Select Write Pulse Width <br> Write Setup <br> Write Hold <br> Address Setup <br> Address Hold <br> Load Setup <br> Load Hold <br> Write Data Setup <br> Write Data Hold <br> Load Data Pulse Width <br> Reset Pulse Width <br> Chip Select Read Pulse Width <br> Read Data Hold <br> Read Data Setup <br> Data to High-Z <br> Chip Select to Data | twcs <br> tws <br> $t_{w h}$ <br> $t_{A S}$ <br> $\mathrm{t}_{\mathrm{AH}}$ <br> tıs <br> tLH <br> twos <br> twoh <br> tlow <br> treset <br> $\mathrm{t}_{\mathrm{RCS}}$ <br> troH <br> $\mathrm{t}_{\mathrm{RDS}}$ <br> toz <br> tcsD | $\begin{aligned} & \mathrm{t}_{\mathrm{wcs}}=80 \mathrm{~ns} \\ & \mathrm{t}_{\mathrm{wcs}}=80 \mathrm{~ns} \\ & \\ & \mathrm{t}_{\mathrm{wcs}}=80 \mathrm{~ns} \\ & \mathrm{t}_{\mathrm{wcs}}=80 \mathrm{~ns} \\ & \\ & \mathrm{t}_{\text {RCS }}=130 \mathrm{~ns} \\ & \mathrm{t}_{\text {RCS }}=130 \mathrm{~ns} \\ & \mathrm{C}_{\mathrm{L}}=10 \mathrm{pF} \\ & \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF} \end{aligned}$ | 80 0 0 0 0 70 30 20 0 170 140 130 0 0 |  | $\begin{aligned} & 200 \\ & 160 \end{aligned}$ |  |

## DAC8412/DAC8413

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Sensitivity | PSS | $14.25 \mathrm{~V} \leq \mathrm{V}_{\mathrm{DD}} \leq 15.75 \mathrm{~V}$ |  |  | 150 | $\mathrm{ppm} / \mathrm{V}$ |
| Positive Supply Current | $\mathrm{IDD}_{\mathrm{DD}}$ | $\mathrm{V}_{\text {REFH }}=2.5 \mathrm{~V}$ |  | 8.5 | 12 | mA |
| Negative Supply Current | $\mathrm{ISS}_{\text {SS }}$ |  | -10 | -6.5 |  | mA |
| Power Dissipation | PDISS |  |  |  | 330 | mW |

${ }^{1}$ All supplies can be varied $\pm 5 \%$, and operation is guaranteed. Device is tested with nominal supplies.
${ }^{2}$ Operation is guaranteed over this reference range, but linearity is neither tested nor guaranteed.
${ }^{3}$ All parameters are guaranteed by design.
${ }^{4}$ All input control signals are specified with $\operatorname{tr}=\mathrm{tf}=5 \mathrm{~ns}(10 \%$ to $90 \%$ of 5 V$)$ and timed from a voltage level of 1.6 V .
$\mathrm{V}_{\mathrm{DD}}=\mathrm{V}_{\text {LOGIC }}=+5.0 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\text {SS }}=0.0 \mathrm{~V}, \mathrm{~V}_{\text {REFH }}=+2.5 \mathrm{~V}, \mathrm{~V}_{\text {REFL }}=0.0 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-5.0 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\text {REFL }}=-2.5 \mathrm{~V},-40^{\circ} \mathrm{C} \leq \mathrm{T}_{\mathrm{A}} \leq+85^{\circ} \mathrm{C}$, unless otherwise noted. ${ }^{1}$

Table 2.

| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ACCURACY |  |  |  |  |  |  |
| Integral Nonlinearity Error | INL | E grade |  | $\pm 0.5$ | $\pm 1$ | LSB |
|  |  | F grade |  |  | $\pm 2$ | LSB |
|  |  | $\mathrm{V}_{\text {SS }}=0.0 \mathrm{~V}$, E grade ${ }^{2}$ |  |  | $\pm 2$ | LSB |
|  |  | $\mathrm{V}_{\mathrm{ss}}=0.0 \mathrm{~V}$, F grade ${ }^{2}$ |  |  | $\pm 4$ | LSB |
| Differential Nonlinearity Error | DNL | Monotonic over temperature | -1 |  |  | LSB |
| Min-Scale Error | $\mathrm{V}_{\text {ZSE }}$ | $\mathrm{V}_{S S}=-5.0 \mathrm{~V}$ |  |  | $\pm 4$ | LSB |
| Full-Scale Error | $V_{\text {FSE }}$ | $\mathrm{V}_{\text {SS }}=-5.0 \mathrm{~V}$ |  |  | $\pm 4$ | LSB |
| Min-Scale Error | $\mathrm{V}_{\text {ZSE }}$ | $\mathrm{V}_{\text {SS }}=0.0 \mathrm{~V}$ |  |  | $\pm 8$ | LSB |
| Full-Scale Error | $V_{\text {FSE }}$ | $\mathrm{V}_{\text {SS }}=0.0 \mathrm{~V}$ |  |  | $\pm 8$ | LSB |
| Min-Scale Temperature Coefficient | TCV ${ }_{\text {ZSE }}$ |  |  | 100 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Full-Scale Temperature Coefficient | TCV FSE |  |  | 100 |  | ppm $/{ }^{\circ} \mathrm{C}$ |
| Linearity Matching |  | Adjacent DAC matching |  | $\pm 1$ |  | LSB |
| REFERENCE |  |  |  |  |  |  |
| Positive Reference Input Voltage Range ${ }^{3}$ |  |  | $\mathrm{V}_{\text {Refl }}+2.5$ |  | $V_{\text {DD }}-2.5$ | V |
| Negative Reference Input Voltage Range |  | $\mathrm{V}_{\text {SS }}=0.0 \mathrm{~V}$ | 0 |  | $\mathrm{V}_{\text {ReFH }}-2.5$ | V |
|  |  | $\mathrm{V}_{\text {SS }}=-5.0 \mathrm{~V}$ | -2.5 |  | $\mathrm{V}_{\text {ReFH }}-2.5$ | V |
| Reference High Input Current | $\mathrm{I}_{\text {REFH }}$ | Code 0x000 | -1.0 |  | +1.0 | mA |
| Large Signal Bandwidth | BW | $-3 \mathrm{~dB}, \mathrm{~V}_{\text {ReFH }}=0 \mathrm{~V}$ to $2.5 \mathrm{~V} \mathrm{p}-\mathrm{p}$ |  | 450 |  | kHz |
| AMPLIFIER CHARACTERISTICS |  |  |  |  |  |  |
| Output Current | lout | $\mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ | -1.25 |  | +1.25 | mA |
| Settling Time | ts | To $0.01 \%, 2.5 \mathrm{~V}$ step, R L $=1 \mathrm{k} \Omega$ |  | 7 |  | $\mu \mathrm{s}$ |
| Slew Rate | SR | 10\% to 90\% |  | 2.2 |  | V/ $/ \mathrm{s}$ |
| LOGIC CHARACTERISTICS |  |  |  |  |  |  |
| Logic Input High Voltage | VINH | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 2.4 |  |  | V |
| Logic Input Low Voltage | VINL | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  |  | 0.8 | V |
| Logic Output High Voltage | $\mathrm{V}_{\text {OH }}$ | $\mathrm{I}_{\mathrm{H}}=0.4 \mathrm{~mA}$ | 2.4 |  |  | V |
| Logic Output Low Voltage | Vol | $\mathrm{loL}=-1.6 \mathrm{~mA}$ |  |  | 0.45 | V |
| Logic Input Current | lin |  |  |  | 1 | $\mu \mathrm{A}$ |
| Input Capacitance | $\mathrm{Cl}_{\text {IN }}$ |  |  | 8 |  | pF |
| LOGIC TIMING CHARACTERISTICS ${ }^{4,5}$ |  |  |  |  |  |  |
| Chip Select Write Pulse Width | twcs |  | 150 |  |  | ns |
| Write Setup | tws | $\mathrm{t}_{\text {wcs }}=150 \mathrm{~ns}$ | 0 |  |  | ns |
| Write Hold | $\mathrm{twH}_{\text {w }}$ | $\mathrm{t}_{\text {wCs }}=150 \mathrm{~ns}$ | 0 |  |  | ns |
| Address Setup | $\mathrm{t}_{\text {As }}$ |  | 0 |  |  | ns |
| Address Hold | $\mathrm{t}_{\mathrm{AH}}$ |  | 0 |  |  | ns |
| Load Setup | $\mathrm{t}_{\text {LS }}$ |  | 70 |  |  | ns |
| Load Hold | tıH |  | 50 |  |  | ns |


| Parameter | Symbol | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Write Data Setup | twos | $\mathrm{t}_{\text {wcs }}=150 \mathrm{~ns}$ | 20 |  |  | ns |
| Write Data Hold | twDH | $\mathrm{t}_{\text {wcs }}=150 \mathrm{~ns}$ | 0 |  |  | ns |
| Load Data Pulse Width | tıow |  | 180 |  |  | ns |
| Reset Pulse Width | $\mathrm{t}_{\text {RESET }}$ |  | 150 |  |  | ns |
| Chip Select Read Pulse Width | $\mathrm{t}_{\text {RCS }}$ |  | 170 |  |  | ns |
| Read Data Hold | $\mathrm{t}_{\text {RDH }}$ | $\mathrm{t}_{\mathrm{RCS}}=170 \mathrm{~ns}$ | 20 |  |  | ns |
| Read Data Setup | tros | $\mathrm{t}_{\text {RCS }}=170 \mathrm{~ns}$ | 0 |  |  | ns |
| Data to High-Z | $\mathrm{t}_{\mathrm{Dz}}$ | $\mathrm{C}_{\mathrm{L}}=10 \mathrm{pF}$ |  |  | 200 | ns |
| Chip Select to Data | tCSD | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$ |  |  | 320 | ns |
| SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Power Supply Sensitivity | PSS |  |  | 100 |  | ppm/V |
| Positive Supply Current | ldo |  |  | 7 | 12 | mA |
| Negative Supply Current | Iss | $\mathrm{V}_{\text {SS }}=-5.0 \mathrm{~V}$ | -10 |  |  | mA |
| Power Dissipation | PDISS | $\mathrm{V}_{\mathrm{ss}}=0 \mathrm{~V}$ |  | 60 |  | mW |
|  |  | $\mathrm{V}_{\mathrm{ss}}=-5.0 \mathrm{~V}$ |  | 110 |  | mW |

${ }^{1}$ All supplies can be varied $\pm 5 \%$, and operation is guaranteed. Device is tested with $\mathrm{V}_{\mathrm{DD}}=4.75 \mathrm{~V}$.
${ }^{2}$ For single-supply operation only ( $\mathrm{V}_{\text {REFL }}=0.0 \mathrm{~V}, \mathrm{~V}_{S S}=0.0 \mathrm{~V}$ ). Due to internal offset errors, INL and DNL are measured beginning at $0 \times 005$
${ }^{3}$ Operation is guaranteed over this reference range, but linearity is neither tested nor guaranteed.
${ }^{4}$ All parameters are guaranteed by design
${ }^{5}$ All input control signals are specified with $\mathrm{tr}=\mathrm{tf}=5 \mathrm{~ns}(10 \%$ to $90 \%$ of 5 V$)$ and timed from a voltage level of 1.6 V .


Figure 3. Data Output (Read Timing)


Figure 4. Data Write (Input and Output Registers) Timing

## DAC8412/DAC8413



Figure 5. Single-Buffer Mode

$\mathrm{V}_{\mathrm{DD}}=+15 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=-15 \mathrm{~V}, \mathrm{~V}_{\text {REFH }}=+10 \mathrm{~V}, \mathrm{~V}_{\text {REFL }}=0 \mathrm{~V}$
$R 1=10 \Omega, R 2=100 \Omega, R 3=5 \mathrm{k} \Omega, R 4=10 \mathrm{k} \Omega, R 5=100 \mathrm{k} \Omega$,
R6 $=47 \Omega$ FOR LCC, R6 $=100 \Omega$ FOR DIP
$\mathrm{C} 1=4.7 \mu \mathrm{~F}$ (ONCE PER PORT), $\mathrm{C} 2=0.01 \mu \mathrm{~F}$ (EACH DEVICE)
$\mathrm{D} 1=1 \mathrm{~N} 4001$ OR EQUIVALENT (ONCE PER PORT) NC = NO CONNECT

Figure 7. Burn-In Diagram

## ABSOLUTE MAXIMUM RATINGS

$\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.
Table 3.

| Parameter | Rating |
| :---: | :---: |
| $\mathrm{V}_{\text {SS }}$ to $\mathrm{V}_{\text {DD }}$ | -0.3 V, +33.0 V |
| Vss to Viogic | -0.3 V, +33.0 V |
| V logic to DGND | -0.3 V, +7.0 V |
| $V_{\text {SS }}$ to $\mathrm{V}_{\text {ReFL }}$ | $-0.3 \mathrm{~V},+\mathrm{V}_{s s}-2.0 \mathrm{~V}$ |
| $V_{\text {REFH }}$ to $V_{\text {DD }}$ | +2.0 V , +33.0 V |
| $V_{\text {refe }}$ to $V_{\text {refl }}$ | +2.0 V, $\mathrm{V}_{\text {SS }}-\mathrm{V}_{\text {DD }}$ |
| Current into Any $\mathrm{V}_{\text {ss }}$ pin | $\pm 15 \mathrm{~mA}$ |
| Digital Input Voltage to DGND | $-0.3 \mathrm{~V}, \mathrm{~V}_{\text {Logic }}+0.3 \mathrm{~V}$ |
| Digital Output Voltage to DGND | -0.3 V, +7.0 V |
| Operating Temperature Range |  |
| EP, FP, FPC | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| AT, BT, BTC | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ |
| Junction Temperature | $150^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |
| Power Dissipation Package | 1000 mW |
| Lead Temperature | JEDEC Industry Standard J-STD-020 |

## THERMAL RESISTANCE

$\theta_{\mathrm{JA}}$ is specified for the worst-case mounting conditions, that is, a device in socket.

Table 4. Thermal Resistance

| Package Type | $\boldsymbol{\theta}_{\mathbf{J A}}$ | $\boldsymbol{\theta}_{\mathbf{\prime}}$ | Unit |
| :--- | :--- | :--- | :--- |
| 28-Lead Plastic DIP (PDIP) | 48 | 22 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 28-Terminal Ceramic Leadless Chip Carrier (LLC) | 70 | 28 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 28-Lead Plastic Leaded Chip Carrier (PLLC) | 63 | 25 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| 28-Lead Ceramic Dual In-Line Package (CERDIP) | 51 | 9 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## DAC8412/DAC8413

PIN CONFIGURATION AND FUNCTION DESCRIPTIONS


Figure 8. PDIP/CERDIP


Figure 9. PLCC


Figure 10. LCC

Table 5. Pin Function Descriptions

| Pin Number | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | $V_{\text {REFH }}$ | High-Side DAC Reference Input. |
| 2 | Voutb | DAC B Output. |
| 3 | $V_{\text {outa }}$ | DAC A Output. |
| 4 | $\mathrm{V}_{\text {SS }}$ | Lower Rail Power Supply. |
| 5 | DGND | Digital Ground. |
| 6 | $\overline{\text { RESET }}$ | Reset Input and Output Registers to all 0s, Enabled at Active Low. |
| 7 | $\overline{\text { LDAC }}$ | Load Data to DAC, Enabled at Active Low. |
| 8 | DB0 | Data Bit 0, LSB. |
| 9 | DB1 | Data Bit 1. |
| 10 | DB2 | Data Bit 2. |
| 11 | DB3 | Data Bit 3. |
| 12 | DB4 | Data Bit 4. |
| 13 | DB5 | Data Bit 5. |
| 14 | DB6 | Data Bit 6. |
| 15 | DB7 | Data Bit 7. |
| 16 | DB8 | Data Bit 8. |
| 17 | DB9 | Data Bit 9. |
| 18 | DB10 | Data Bit 10. |
| 19 | DB11 | Data Bit 11, MSB. |
| 20 | R/W | Active Low to Write Data to DAC. Active high to readback previous data at data bit pins with V ${ }_{\text {Logic }}$ connected to 5 V . |
| 21 | A1 | Address Bit 1. |
| 22 | A0 | Address Bit 0. |
| 23 | $\overline{C S}$ | Chip Select, Enabled at Active Low. |
| 24 | V Logic | Voltage Supply for Readback Function. Can be open circuit if not used. |
| 25 | $V_{\text {DD }}$ | Upper Rail Power Supply. |
| 26 | Voutd | DAC D Output. |
| 27 | Voutc | DAC C Output. |
| 28 | $V_{\text {ReFL }}$ | Low-Side DAC Reference Input. |

## TYPICAL PERFORMANCE CHARACTERISTICS



Figure 11. DNL vs. $V_{\text {REFH }}$


Figure 12. INL vs. $V_{\text {REFH }}$


Figure 13. Full-Scale Error vs. Time Accelerated by Burn-in


Figure 14. DNL vs. $V_{\text {REFH }}$


Figure 15. INL vs. $V_{\text {REFH }}$


Figure 16. Zero-Scale Error vs. Time Accelerated by Burn-In

## DAC8412/DAC8413



Figure 17. Full-Scale Error vs. Temperature


Figure 18. Zero-Scale Error vs. Temperature


Figure 19. Channel-to-Channel Matching (Vsupply $= \pm 15$ V)


Figure 20. Channel-to-Channel Matching ( $V_{\text {supply }}=+5 \mathrm{~V} / \mathrm{GND}$ )


Figure 21. IDD vs. VREFH (All DACs High)


Figure 22. INL vs. Code


Figure 23. Positive Slew Rate


Figure 24. Settling Time (Negative)


Figure 25. Settling Time (Positive)


Figure 26. Negative Slew Rate


Figure 27. IVREFH Vs. Code


Figure 28. INL vs. Load Resistance

## DAC8412/DAC8413



Figure 29. Output Swing vs. Load Resistance


Figure 30. Small Signal Response


Figure 31. Power Supply Current vs. Temperature


Figure 32. PSRR vs. Frequency


Figure 33. Noise Density vs. Noise Frequency


Figure 34. Iout vs. Vout


Figure 35. Broadband Noise


Figure 36. Iout vs. Vout


Figure 37. Glitch and Deglitched Results

## DAC8412/DAC8413

## THEORY OF OPERATION

## INTRODUCTION

The DAC8412/DAC8413 are quad, voltage output, 12-bit parallel input DACs featuring a 12 -bit data bus with readback capability The only differences between the DAC8412/DAC8413 are the reset functions. The DAC8412 resets to midscale (Code 0x800), and the DAC8413 resets to minimum scale (Code 0x000).

The ability to operate from a single 5 V supply is a unique feature of these DACs.

Operation of the DAC8412/DAC8413 can be viewed by dividing the system into three separate functional groups: the digital I/O and logic, the digital-to-analog converters, and the output amplifiers.

## DACS

Each DAC is a voltage switched, high impedance ( $\mathrm{R}=50 \mathrm{k} \Omega$ ), R-2R ladder configuration. Each 2R resistor is driven by a pair of switches that connect the resistor to either $V_{\text {refh }}$ or $V_{\text {refl }}$.

## GLITCH

Worst-case glitch occurs at the transition between Half-Scale Digital Code 100000000000 to half-scale minus 1 LSB, 0111 1111 1111. It can be measured at about $2 \mathrm{~V} \mu \mathrm{~s}$ (see Figure 37). For demanding applications such as waveform generation or precision instrumentation control, a deglitcher circuit can be implemented with a standard sample-and-hold circuit (see Figure 38). When $\overline{\mathrm{CS}}$ is enabled by synchronizing the hold period to be longer than the glitch tradition, the output voltage can be smoothed with minimum disturbance. A quad sample-and-hold amplifier, SMP04, has been used to illustrate the deglitching result (see Figure 37).


## REFERENCE INPUTS

All four DACs share common reference high ( $\mathrm{V}_{\text {Reff }}$ ) and reference low ( $\mathrm{V}_{\text {refl }}$ ) inputs. The voltages applied to these reference inputs set the output high and low voltage limits of all four of the DACs. Each reference input has voltage restrictions with respect to the other reference and to the power supplies. The $\mathrm{V}_{\text {refl }}$ can be set at any voltage between $\mathrm{V}_{\text {SS }}$ and $\mathrm{V}_{\text {Ref }}-2.5 \mathrm{~V}$, and $\mathrm{V}_{\text {Reff }}$ can be set to any value between $+\mathrm{V}_{\mathrm{DD}}-2.5 \mathrm{~V}$ and $\mathrm{V}_{\text {REFL }}+2.5 \mathrm{~V}$. Note that because of these restrictions, the DAC8412 references cannot be inverted (that is, $\mathrm{V}_{\text {refl }}$ cannot be greater than $\mathrm{V}_{\text {refh }}$ ).

It is important to note that the DAC8412 $\mathrm{V}_{\text {refr }}$ input both sinks and sources current. In addition, the input current of both $V_{\text {refr }}$ and $V_{\text {refl }}$ are code-dependent. Many references have limited current-sinking capability and must be buffered with an amplifier to drive $V_{\text {reff. }}$. The $V_{\text {refl }}$ has no such special requirements.

It is recommended that the reference inputs be bypassed with $0.2 \mu \mathrm{~F}$ capacitors when operating with $\pm 10 \mathrm{~V}$ references. This limits the reference bandwidth.

## DIGITAL I/O

See Table 6 for the digital control logic truth table. Digital I/O consists of a 12-bit bidirectional data bus, two registers select inputs, A 0 and A 1, a $\mathrm{R} / \overline{\mathrm{W}}$ input, a $\overline{\mathrm{RESET}}$ input, a chip select ( $\overline{\mathrm{CS}}$ ), and a load DAC ( $\overline{\mathrm{LDAC}})$ input. Control of the DACs and bus direction is determined by these inputs as shown in Table 6. Digital data bits are labeled with the MSB defined as Data Bit 11 and the LSB as Data Bit 0. All digital pins are TTL/CMOS compatible.

See Figure 39 for a simplified I/O logic diagram. The register select inputs A0 and A1 select individual DAC registers A (Binary Code 00) through D (Binary Code 11). Decoding of the registers is enabled by the $\overline{\mathrm{CS}}$ input. When $\overline{\mathrm{CS}}$ is high, no decoding takes place, and neither the writing nor the reading of the input registers is enabled. The loading of the second bank of registers is controlled by the asynchronous $\overline{\mathrm{LDAC}}$ input. By taking $\overline{\mathrm{LDAC}}$ low while $\overline{\mathrm{CS}}$ is enabled, all output registers can be updated simultaneously. Note that the $t_{\text {LDw }}$ required pulse width for updating all DACs is a minimum of 170 ns .
The R/ $\overline{\mathrm{W}}$ input, when enabled by $\overline{\mathrm{CS}}$, controls the writing to and reading from the input register.

## CODING

Both DAC8412/DAC8413 use binary coding. The output voltage can be calculated by

$$
V_{O U T}=V_{R E F L}+\frac{\left(V_{R E F H}-V_{R E F L}\right) \times N}{4096}
$$

where $N$ is the digital code in decimal.

## RESET

The $\overline{\text { RESET }}$ function can be used either at power-up or at any time during DAC operation. The $\overline{\text { RESET }}$ function is independent of $\overline{\mathrm{CS}}$. This pin is active low and sets the DAC output registers to either center code for the DAC8412, or zero code for the DAC8413. The reset-to-center code is most useful when the DAC is configured for bipolar references and an output of 0 V after reset is desired.

## SUPPLIES

Supplies required are $V_{s s}$, $V_{\text {dD }}$, and $V_{\text {Logic. }}$. The $V_{s s}$ supply can be set between -15 V and $0 \mathrm{~V} . \mathrm{V}_{\mathrm{DD}}$ is the positive supply; its operating range is between 5 V and 15 V .
$V_{\text {LoGIC }}$ is the digital output supply voltage for the readback function. It is normally connected to +5 V . This pin is a logic reference input only. It does not supply current to the device. If the readback function is not being used, V ${ }_{\text {logic }}$ can be left opencircuit. While $V_{\text {LOGIC }}$ does not supply current to the DAC8412, it does supply currents to the digital outputs when readback is used.

## AMPLIFIERS

Unlike many voltage output DACs, the DAC8412 features buffered voltage outputs. Each output is capable of both sourcing and sinking 5 mA at $\pm 10 \mathrm{~V}$, eliminating the need for external amplifiers when driving 500 pF or smaller capacitive load in most applications. These amplifiers are short-circuit protected.

Table 6. DAC8412/DAC8413 Logic Table

| A1 | AO | R/VW | $\overline{\mathbf{C S}}$ | $\overline{\mathbf{R S}}$ | $\overline{\text { LDAC }}$ | Input Register | Output Register | Mode | DAC |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | L | L | H | L | Write | Write | Transparent | A |
| L | H | L | L | H | L | Write | Write | Transparent | B |
| H | L | L | L | H | L | Write | Write | Transparent | C |
| H | H | L | L | H | L | Write | Write | Transparent | D |
| L | L | L | L | H | H | Write | Hold | Write input | A |
| L | H | L | L | H | H | Write | Hold | Write input | B |
| H | L | L | L | H | H | Write | Hold | Write input | C |
| H | H | L | L | H | H | Write | Hold | Write input | D |
| L | L | H | L | H | H | Read | Hold | Read input | A |
| L | H | H | L | H | H | Read | Hold | Read input | B |
| H | L | H | L | H | H | Read | Hold | Read input | C |
| H | H | H | L | H | H | Read | Hold | Read input | D |
| X | X | X | H | H | L | Hold | Update all output registers |  | All |
| X | X | X | H | H | H | Hold | Hold | Hold | All |
| X | X | X | X | L | X | All regis | set to midscale/zero-scale ${ }^{1}$ |  | All |
| X | X | X | H | $f$ | X | All regist | ched to midscale/zero-scale ${ }^{1}$ |  | All |

[^0]
## DAC8412/DAC8413



Figure 39. Simplified I/O Logic Diagram

Careful attention to grounding is important for accurate operation of the DAC8412. This is not because the DAC8412 is more sensitive than other 12-bit DACs, but because with four outputs and two references, there is greater potential for ground loops. Because the DAC8412 has no analog ground, the ground must be specified with respect to the reference.

## REFERENCE CONFIGURATIONS

Output voltage ranges can be configured as either unipolar or bipolar, and within these choices, a wide variety of options exists. The unipolar configuration can be either positive or negative voltage output, and the bipolar configuration can be either symmetrical or nonsymmetrical.


Figure 40. Unipolar +10 V Operation


Figure 41. Symmetrical Bipolar Operation
Figure 41 (symmetrical bipolar operation) shows the DAC8412 configured for $\pm 10 \mathrm{~V}$ operation. See the AD688 data sheet for a full explanation of reference operation. Adjustments may not be required for many applications since the AD688 is a very high accuracy reference. However, if additional adjustments are required, adjust the DAC8412 full scale first. Begin by loading the digital full-scale code ( 0 xFFF ), and then adjust the gain adjust potentiometer to attain a DAC output voltage of 9.9976 V . Then, adjust the balance adjust to set the center-scale output voltage to 0.000 V .

The $0.2 \mu \mathrm{~F}$ bypass capacitors shown at the reference inputs in Figure 41 should be used whenever $\pm 10 \mathrm{~V}$ references are used. Applications with single references or references to $\pm 5 \mathrm{~V}$ may not require the $0.2 \mu \mathrm{~F}$ bypassing. The $6.2 \Omega$ resistor in series with the output of the reference amplifier keeps the amplifier from oscillating with the capacitive load. This $6.2 \Omega$ resistor has been found to be large enough to stabilize this circuit. Larger resistor values are acceptable, provided that the drop across the resistor does not exceed $\mathrm{V}_{\text {be }}$. Assuming a minimum $\mathrm{V}_{\text {be }}$ of 0.6 V and a maximum current of 2.75 mA , then the resistor should be under $200 \Omega$ for the loading of a single DAC8412.

Using two separate references is not recommended. Having two references can cause different drifts with time and temperature; whereas with a single reference, most drifts track.
Unipolar positive full-scale operation can usually be set with a reference with the correct output voltage. This is preferable to using a reference and dividing down to the required value. For a 10 V full-scale output, the circuit can be configured as shown in Figure 42. In this configuration, the full-scale value is set first by adjusting the $10 \mathrm{k} \Omega$ resistor for a full-scale output of 9.9976 V .


Figure 42. Unipolar -10 V Operation

Figure 42 shows the DAC8412 configured for -10 V to 0 V operation. A REF08 with a -10 V output is connected directly to $V_{\text {refl }}$ for the reference voltage.

## SINGLE +5 V SUPPLY OPERATION

For operation with a 5 V supply, the reference voltage should be set between 1.0 V and 2.5 V for optimum linearity. Figure 43 shows a REF43 used to supply a 2.5 V reference voltage. The headroom of the reference and DAC are both sufficient to support a 5 V supply with $\pm 5 \%$ tolerance. $\mathrm{V}_{\mathrm{DD}}$ and $\mathrm{V}_{\text {LOGIC }}$ should be connected to the same supply. Separate bypassing to each pin should also be used.


Figure 43. +5 V Single-Supply Operation

## DAC8412/DAC8413

## OUTLINE DIMENSIONS



CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR

Figure 44. 28-Terminal Ceramic Leadless Chip Carrier [LCC]
(E-28-1)
Dimensions shown in inches and (millimeters)


COMPLIANT TO JEDEC STANDARDS MS-011
CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN. CORNER LEADS MAY BE CONFIGURED AS WHOLE LEADS.

Figure 45. 28-Lead Plastic Dual In-Line Package [PDIP]
Wide Body
( N -28-2)
Dimensions shown in inches and (millimeters)


COMPLIANT TO JEDEC STANDARDS MO-047-AB
CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS
(IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 46. 28-Lead Plastic Leaded Chip Carrier [PLCC] (P-28)
Dimensions shown in inches and (millimeters)


CONTROLLING DIMENSIONS ARE IN INCHES; MILLIMETER DIMENSIONS (IN PARENTHESES) ARE ROUNDED-OFF INCH EQUIVALENTS FOR REFERENCE ONLY AND ARE NOT APPROPRIATE FOR USE IN DESIGN.

Figure 47. 28-Lead Ceramic Dual In-Line Package [CERDIP]

$$
(Q-28-2)
$$

Dimensions shown in inches and (millimeters)

## DAC8412/DAC8413

ORDERING GUIDE

| Model | Temperature Range | INL | Package Description | Package Option |
| :---: | :---: | :---: | :---: | :---: |
| DAC8412AT/883C | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1.5$ | 28-Lead Ceramic Dual In-Line Package [CERDIP] | Q-28-2 |
| DAC8412BT/883C | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1.5$ | 28-Lead Ceramic Dual In-Line Package [CERDIP] | Q-28-2 |
| DAC8412BTC/883C | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1.5$ | 28-Terminal Ceramic Leadless Chip Carrier [LCC] | E-28-1 |
| DAC8412EP ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 0.5$ | 28-Lead Plastic Dual In-Line Package [PDIP] | N-28-2 |
| DAC8412EPZ ${ }^{1,2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 0.5$ | 28-Lead Plastic Dual In-Line Package [PDIP] | N-28-2 |
| DAC8412FP ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1$ | 28-Lead Plastic Dual In-Line Package [PDIP] | N-28-2 |
| DAC8412FPC ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1$ | 28-Lead Plastic Leaded Chip Carrier [PLCC] | P-28 |
| DAC8412FPC-REEL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1$ | 28-Lead Plastic Leaded Chip Carrier [PLCC] | P-28 |
| DAC8412FPCZ ${ }^{1,2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1$ | 28-Lead Plastic Leaded Chip Carrier [PLCC] | P-28 |
| DAC8412FPCZ-REEL ${ }^{1,2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1$ | 28-Lead Plastic Leaded Chip Carrier [PLCC] | P-28 |
| DAC8412FPZ ${ }^{1,2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1$ | 28-Lead Plastic Dual In-Line Package [PDIP] | N-28-2 |
| DAC8413AT/883C | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1.5$ | 28-Lead Ceramic Dual In-Line Package [CERDIP] | Q-28-2 |
| DAC8413BT/883C | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1.5$ | 28-Lead Ceramic Dual In-Line Package [CERDIP] | Q-28-2 |
| DAC8413BTC/883C | $-55^{\circ} \mathrm{C}$ to $+125^{\circ} \mathrm{C}$ | $\pm 1.5$ | 28-Terminal Ceramic Leadless Chip Carrier [LCC] | E-28-1 |
| DAC8413EP ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 0.5$ | 28-Lead Plastic Dual In-Line Package [PDIP] | N-28-2 |
| DAC8413EPZ ${ }^{1,2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 0.5$ | 28-Lead Plastic Dual In-Line Package [PDIP] | N-28-2 |
| DAC8413FP ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1$ | 28-Lead Plastic Dual In-Line Package [PDIP] | N-28-2 |
| DAC8413FPC ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1$ | 28-Lead Plastic Leaded Chip Carrier [PLCC] | P-28 |
| DAC8413FPC-REEL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1$ | 28-Lead Plastic Leaded Chip Carrier [PLCC] | P-28 |
| DAC8413FPCZ ${ }^{1,2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1$ | 28-Lead Plastic Leaded Chip Carrier [PLCC] | P-28 |
| DAC8413FPC-REEL ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1$ | 28-Lead Plastic Dual In-Line Package [PDIP] | N-28-2 |
| DAC8413FPZ ${ }^{1,2}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | $\pm 1$ | 28-Lead Plastic Dual In-Line Package [PDIP] | N-28-2 |

[^1]
[^0]:    ${ }^{1}$ DAC8412 resets to midscale, and DAC8413 resets to zero scale. $\mathrm{L}=$ logic low; $\mathrm{H}=$ logic high; $\mathrm{X}=$ don't care. Input and output registers are transparent when asserted.

[^1]:    ${ }^{1}$ If burn-in is required, these models are available in CERDIP. Contact sales.
    ${ }^{2} Z=$ RoHS Compliant Part.

